

ENEE 3587
Microp Interfacing

### Hardware Interrupt

- Asynchronous event initiated by a hardware signal
- Examples of events:
  - > IO device management
  - Performance of routine tasks
  - Response to emergency events
- The interrupt causes a function call to an interrupt service routine
  - Involves considerable "overhead"
- Polling methods can be used to detect flags set by these events
  - Requires constant monitoring of flags
  - Advantage: faster response to events than function calls
  - Disadvantages: power "hungry". Difficult to monitor multiple events concurrently

## Hardware Interrupt Terminology

- Non-maskable interrupts: interrupts that don't require enabling
- Maskable interrupts: interrupts that must be enabled
- Mask bit: the enable bit
- Interrupt Service Routine:
  - > a function that is executed when an interrupts occurs
- Interrupt vector table: organized by number and corresponding address
  - Each interrupt has a unique number
  - Vector address is used to store address of ISR

### Interrupt Steps (Overhead)

- 1. Finishes executing current instruction
- PUSHs the address of the next instruction (PC) on the stack.
- 3. Disable global interrupt bit
  - To prevent other bits from causing interrupts
- 4. Jumps to a fixed location in memory called the interrupt vector table.
  - > The interrupt vector table holds the address of the interrupt service routine (ISR).
- Jump to ISR
- 6. Return from interrupt: POPs (PC) address from stack
- 7. Set global interrupt bit
- ❖ Steps 2-5: 3 cycles min 5 cycles min
- Steps 6-7: 5 cycles min

# Microcontroller Configuration Register (MCUCR)



- JTD: JTAG Disable
  - 0: JTAG interface is Enabled.
  - 1: JTAG interface is Disabled.
- PUD: Pullup Disable
  - 0: Enable pull-ups of all pins of all I/O PORTs.
  - > 1: Disable pull-ups of all pins of all I/O PORTs.
- **❖ IVSEL**: Interrupt vector select
  - 0: Interrupt vectors are placed at the start of the flash memory (i.e., 0x0002).
  - ➤ 1: Interrupt vectors are placed at the start of the boot section. The start of the boot section is set by programming the BOOTSZ fuses.
- ❖ IVCE: Interrupt vector change enable
  - 0: Disable interrupt vector change
  - > 1: Enable interrupt vector to be changed

| BOOTRST | IVSEL | Reset address      | Interrupt vectors start address |
|---------|-------|--------------------|---------------------------------|
| 1       | 0     | 0×0000             | 0×0002                          |
| 1       | 1     | 0×0000             | Boot reset address + 0×0002     |
| 0       | 0     | Boot reset address | 0×0002                          |
| 0       | 1     | Boot reset address | Boot reset address + 0×0002     |

## Enabling Interrupts

- Aka unmasking
- Each maskable interrupts requires two mask bits:
  - Global mask bit: an enable bit to enable all maskable interrupts
  - Local mask bit: an enable bit to enable specific maskable interrupts
- Global enable: bit I (bit 7) of the status register (SREG)
  - > From interrupt.h, use: sei() to set and cli() to clear
- Local enable: enable bit in the interrupt enable register
  - > E.g. TIMSK

# ATmega Interrupt Table

| Vector no.   | Vector addr. | Source       | Interrupt definition                          | Vector no. | Vector addr. | Source             | Interrupt definition            |   |
|--------------|--------------|--------------|-----------------------------------------------|------------|--------------|--------------------|---------------------------------|---|
| 1            | 0x0000       | RESET        | Reset/Power-on,brown-out,watchdog, JTAG reset | 29         | 0x0038       | Analog             | Comp Analog comparator          |   |
| 2            | 0x0002       | INT0         | External interrupt request 0                  | 30         | 0x003A       | ADC                | ADC conversion complete         |   |
| 3            | 0x0004       | INT1         | External interrupt request 1                  | 31         | 0x003C       | EE Ready           | EEPROM ready                    |   |
| 4            | 0x0006       | INT2         | External interrupt request 2                  | 32         | 0x003E       | Timer3 CAPT        | Timer/Counter3 capture event    |   |
| 5            | 8000x0       | INT3         | External interrupt request 3                  | 33         | 0x0040       | Timer3 COMPA       | Timer/Counter3 compare match A  |   |
| 6            | 0x000A       | INT4         | External interrupt request 4                  | 34         | 0x0042       | Timer3 COMPB       | Timer/Counter3 compare match B  |   |
| 7            | 0x000C       | INT5         | External interrupt request 5                  | 35         | 0x0044       | Timer3 COMPC       | Timer/Counter3 compare match C  |   |
| 8            | 0x000E       | INT6         | External interrupt request 6                  | 36         | 0x0046       | Timer3 OVF         | Timer/Counter3 overflow         |   |
| 9            | 0x0010       | INT7         | External interrupt request 7                  | 37         | 0x0048       | USART1 RX          | USART1 Rx complete              |   |
| 10           | 0x0012       | PCINT0       | Pin change interrupt request 0                | 38         | 0x004A       | USART1 UDRE        | USART1 data register empty      |   |
| 11           | 0x0014       | PCINT1       | Pin change interrupt request 1                | 39         | 0x004C       | USART1 TX          | USART1 Tx complete              |   |
| 12           | 0x0016       | PCINT2       | Pin change interrupt request 2                | 40         | 0x004E       | TWI                | 2-wire serial interface         |   |
| 13           | 0x0018       | WDT          | Watchdog time-out interrupt                   | 41         | 0x0050       | SPM                | Ready Store program memory read | У |
| 14           | 0x001A       | Timer2 COMPA | Timer/Counter2 compare match A                | 42         | 0x0052       | Timer4 CAPT        | Timer/Counter4 capture event    |   |
| 15           | 0x001C       | Timer2 COMPB | Timer/Counter2 compare match B                | 43         | 0x0054       | Timer4 COMPA       | Timer/Counter4 compare match A  |   |
| 16           | 0x001E       | Timer2 OVF   | Timer/Counter2 overflow                       | 44         | 0x0056       | Timer4 COMPB       | Timer/Counter4 compare match B  |   |
| 17           | 0x0020       | Timer1 CAPT  | Timer/Counter1 capture event                  | 45         | 0x0058       | Timer4 COMPC       | Timer/Counter4 compare match C  |   |
| 18           | 0x0022       | Timer1 COMPA | Timer/Counter1 compare match A                | 46         | 0x005A       | Timer4 OVF         | Timer/Counter4 overflow         |   |
| 19           | 0x0024       | Timer1 COMPB | Timer/Counter1 compare match B                | 47         | 0x005C       | Timer5 CAPT        | Timer/Counter5 capture event    |   |
| 20           | 0x0026       | Timer1 COMPC | Timer/Counter1 compare match C                | 48         | 0x005E       | Timer5 COMPA       | Timer/Counter5 compare match A  |   |
| 21           | 0x0028       | Timer1 OVF   | Timer/Counter1 overflow                       | 49         | 0x0060       | Timer5 COMPB       | Timer/Counter5 compare match B  |   |
| 22           | 0x002A       | Timer0 COMPA | Timer/Counter0 compare match A                | 50         | 0x0062       | Timer5 COMPC       | Timer/Counter5 compare match C  |   |
| 23           | 0x002C       | Timer0 COMPB | Timer/Counter0 compare match B                | 51         | 0x0064       | Timer5 OVF         | Timer/Counter5 overflow         |   |
| 24           | 0x002E       | Timer0 OVF   | Timer/Counter0 overflow                       | 52         | 0x0066       | USART2 RX          | USART2 Rx complete              |   |
| 25           | 0x0030       | SPI, STC     | SPI serial transfer complete                  | 53         | 0x0068       | <b>USART2 UDRE</b> | USART2 data register empty      |   |
| 26           | 0x0032       | USATR0       | RX USARTO Rx complete                         | 54         | 0x006A       | USART2 TX          | USART2 Tx complete              |   |
| 27           | 0x0034       | USATR0       | UDRE USARTO data register empty               | 55         | 0x006C       | USATR3 RX          | USART3 Rx complete              |   |
| 28           | 0x0036       | USART0       | TX USARTO Tx complete                         | 56         | 0x006E       | USATR3 UDRE        | USART3 data register empty      | _ |
| Dr. Alsamman |              |              |                                               | 57         | 0x0070       | USART3 TX          | USART3 Tx complete              | 7 |

#### RESET

- **Power-on reset:** reset when VCC is below the power-on reset threshold (VPOT)
- **External reset:** RESET pin signal is low longer than the min pulse width
- **Brown-out reset:** VCC is lower than the brown-out reset threshold (VBOT—)
  - > the brown-out detector must be enabled.
- \* JTAG AVR reset. The MCU is reset as long as there is a logic 1 in the reset register
  - Joint Test Action Group
  - interface used for debugging and programming MCU
  - Requires special connector
- **Watchdog reset.** The MCU is reset when the watchdog timer overflows and the watchdog is enabled.
  - A counter used to ensure that program doesn't hang

### MCU Status Reg (MCUSR)



- Flags reset by power-on or writing 0 into flag.
- JTRF: JTAG reset flag
  - > 0 = Reset is not caused by JTAG reset.
  - 1 = Reset is caused by a logic 1 in the JTAG reset register selected by the JTAG instruction AVR\_RESET.
- WDRF: Watchdog reset flag
  - 0 = Reset is not caused by watchdog time out.
  - 1 = Reset is caused by watchdog time out (timer overflow).
- BORF: Brown-out reset flag
  - 0 = Reset is not caused by brown out.
  - 1 = Reset is caused by brown-out reset.
- EXTRF: External reset flag
  - 0 = Reset is not caused by RESET pin.
  - > 1 = Reset is caused by RESET pin.
- PORF: Power-on reset flag
  - > 0 = Reset is not caused by power-on reset.
  - 1 = Power-on reset occurred.

### Interrupt Code Template

```
// define global variables
#include <avr/io.h>
#include <avr/interrupt.h>
int main (void)
                // enable local interrupt
   sei();
                // enable interrupts globally
ISR (ISR_name) // ISR name is from table on next slide
```

# Interrupt.h: ISR Symbolic Name

| Interrupt source | Vector no. | ISR name            | Interrupt source | Vector no. | ISR name            |
|------------------|------------|---------------------|------------------|------------|---------------------|
| INT0             | 2          | (INTO_vect)         | ADC              | 30         | (ADC_vect)          |
| INT1             | 3          | (INT1_vect)         | EE READY         | 31         | (EE_READY_vect)     |
| INT2             | 4          | (INT2_vect)         | TIMER3 CAPT      | 32         | (TIMER3_CAPT_vect)  |
| INT3             | 5          | (INT3_vect)         | TIMER3 COMPA     | 33         | (TIMER3_COMPA_vect) |
| INT4             | 6          | (INT4_vect)         | TIMER3 COMPB     | 34         | (TIMER3_COMPB_vect) |
| INT5             | 7          | (INT5_vect)         | TIMER3 COMPC     | 35         | (TIMER3_COMPC_vect) |
| INT6             | 8          | (INT6_vect)         | TIMER3 OVF       | 36         | (TIMER3_OVF_vect)   |
| INT7             | 9          | (INT7_vect)         | USART1 RX        | 37         | (USART1_RX_vect)    |
| PCINTO           | 10         | (PCINTO_vect)       | USART1 UDRE      | 38         | (USART1_UDRE_vect)  |
| PCINT1           | 11         | (PCINT1_vect)       | USART1 TX        | 39         | (USART1_TX_vect)    |
| PCINT2           | 12         | (PCINT2_vect)       | TWI              | 40         | (TWI_vect)          |
| WDT              | 13         | (WDT_vect)          | SPM READY        | 41         | (SPM_READY_vect)    |
| TIMER2 COMPA     | 14         | (TIMER2_COMPA_vect) | TIMER4 CAPT      | 42         | (TIMER4_CAPT_vect)  |
| TIMER2 COMPB     | 15         | (TIMER2_COMPB_vect) | TIMER4 COMPA     | 43         | (TIMER4_COMPA_vect) |
| TIMER2 OVF       | 16         | (TIMER2_OVF_vect)   | TIMER4 COMPB     | 44         | (TIMER4_COMPB_vect) |
| TIMER1 CAPT      | 17         | (TIMER1_CAPT_vect)  | TIMER4 COMPC     | 45         | (TIMER4_COMPC_vect) |
| TIMER1 COMPA     | 18         | (TIMER1_COMPA_vect) | TIMER4 OVF       | 46         | (TIMER4_OVF_vect)   |
| TIMER1 COMPB     | 19         | (TIMER1_COMPB_vect) | TIMER5 CAPT      | 47         | (TIMER5_CAPT_vect)  |
| TIMER1 COMPC     | 20         | (TIMER1_COMPC_vect) | TIMER5 COMPA     | 48         | (TIMER5_COMPA_vect) |
| TIMER1 OVF       | 21         | (TIMER1_OVF_vect)   | TIMER5 COMPB     | 49         | (TIMER5_COMPB_vect) |
| TIMERO COMPA     | 22         | (TIMERO_COMPA_vect) | TIMER5 COMPC     | 50         | (TIMER5_COMPC_vect) |
| TIMERO COMPB     | 23         | (TIMERO_COMPB_vect) | TIMER5 OVF       | 51         | (TIMER5_OVF_vect)   |
| TIMERO OVF       | 24         | (TIMERO_OVF_vect)   | USART2 RX        | 52         | (USART2_RX_vect)    |
| SPI STC          | 25         | (SPI_STC_vect)      | USART2 UDRE      | 53         | (USART2_UDRE_vect)  |
| USARTO RX        | 26         | (USARTO_RX_vect)    | USART2 TX        | 54         | (USART2_TX_vect)    |
| USARTO UDRE      | 27         | (USARTO_UDRE_vect)  | USART3 RX        | 55         | (USART3_RX_vect)    |
| USARTO TX        | 28         | (USARTO_TX_vect)    | USART3 UDRE      | 56         | (USART3_UDRE_vect)  |
| ANALOG COMP      | 29         | (ANALOG_COMP_vect)  | USART3 TX        | 57         | (USART3_TX_vect)    |

## Timer OC (non-PWM) Interrupt Example 1

❖ 5 kHz square wave, 50% duty cycle, IO frequency of 16 MHz.

```
#include <avr/io.h>
#include <avr/interrupt.h>
#define NN 200 // delay count to be used in OCOA compare operation
int main (void)
   DDRB |= 0x80; // configure OCOA pin for output
   TCCR0A = 0x40; // OC0A pin toggle on compare match
   TCCR0B = 0x02; // normal mode, clock source set to clkI/0÷8
   TIMSK0 = 0x02; // enable OCOA match interrupt
   TIFR0 = 0x02; // clear OCF0A flag
   OCROA = TCNTO + 10; // to avoid overflow
   sei();
             // enable interrupt globally
   while(1);
                          // wait for interrupt to occur
ISR(TIMER1 COMPA vect)
   OCROA += NN; // start the next OCOA compare with NN as delay count
```

## Timer OC (non-PWM) Interrupt Example 2

- ❖ 50 Hz square wave, 75% duty cycle, assume I/O freq = 16 MHz.
- Use interrupts to signal OC match

13

```
void main (void)
   DDRB \mid = 0x20;
                            // configure OC1A pin for output
   TCCR1A = 0xC0; // OC1A pin pull high on compare match
   TCCR1B = 0x02; // normal mode, clock source set to clk_I/O/8
   TCCR1C = 0x80; // force OC1A pin to high
   TCCR1A = 0x40; // toggle
   OCR1A = TCNT1 + hiCnt; // start the first output compare operation
   HILO = 0;
   TIMSK1|= 0x02; // enable OC1A interrupt
   TIFR1 = 0x02;
                            // clear the OCF1A flag
   sei();
          // enable interrupt globally
   while(1);
                     // wait
```

Dr. Alsamman 14

15

### Timer ICP Interrupt Example

- Measure the period of the signal connected to ICP1
- Solution: use polling method to detect edges, interrupts to detect overflow
  - Period = time\_edge2 + OV\*65536 time\_edge1
  - Make time\_edge1 = 0 by clearing TCTNT

```
#include <avr\io.h>
#include <avr\interrupt.h>
unsigned char tovCnt;
unsigned long period;

ISR (TIMER4_OVF_vect)
{ tovCnt++;
}
```

```
int main (void)
   tovCnt = 0;
                            // configure to normal mode
   TCCR4A = 0;
   DDRL = 0xFE;
                            // configure ICP4 pin for input (PL0)
   TIFR4 = 0x2F; // clear all flags related to Timer
   TCCR4B = 0x42;
                    // capture rising edge, presc = 8
   while(!(TIFR4 & 0x20));
                        // wait for the arrival of the 1st edge
   TCNT4 = 0;
                    // set TCNT=0 clear edge1 time
   TIFR4 = 0x21;
                         // clear ICF4 and TOV4 flags
                    // enable TOV interrupt
   TIMSK4 = 1;
   sei();
                         // enable interrupt globally
   while(!(TIFR4 & 0x20));
                        // wait for the arrival of the second rising edge
   TCCR4B = 0;
                    // stop Timer
   period = (unsigned long)tovCnt * 65536 + (unsigned long)ICR4;
   while(1);
```

Dr. Alsamman

17

### External Interrupts

- Interrupt caused by an event received on INT7:0
  - ➤ INT0:4 connected to Port D pins 0:4
  - ➤ INT5:7 connected to Port E pins 5:7
  - Events: rising, falling, low level
- \* Registers used to control EI:
  - > EICRA, EICRB: El control registers A, B
  - > EIMSK: EI mask register
  - > EIFR: EI flag register

### EICRA, EICRB



- ❖ ISCn1: ISCn0: External interrupt 0-7 sense control (n = 0-7)
  - > 00 = The low level of INT**n** generates an interrupt request.
  - > 01 = Any edge of INTn generates an interrupt request.
  - ➤ 10 = The falling edge of INTn generates an interrupt request.
  - > 11 = The rising edge of INT**n** generates an interrupt request.

### EIMSK, EIFR



- ❖ INTn: External interrupt request n enable (n = 0, ..., 7)
  - > 0 = External interrupt <u>n</u> is disabled.
  - 1 = External interrupt n is enabled.
- **❖ INTF**<u>n</u>: External interrupt flag (<u>n</u> = 0, ..., 7)
  - > 0 = External interrupt  $\underline{\mathbf{n}}$  condition did not occur since last time this flag was cleared.
  - 1 = External interrupt n condition has occurred.

### Example: External INT Interrupt

- Measure the frequency of a square signal connected to external INT pins.
- Solution
  - Connect signal to external INTO
  - ➤ INT0 for rising edges
    - Count rising edges
  - Configure INTO
    - DDRD = 0 (input, INT0 is PD0)
    - EICRA = 0b00000011 (INT0: detect rising edges)
    - EIMSK = 1 (INT0:1 enable)

```
#include <avr\io.h>
#include <avr\interrupt.h>
unsigned long long int freq=0; // 64 bit variable
int main (void)
   DDRD &= \sim(0x01); // PD0 Ext INT0 input
    EICRA = 0b00000011; // INTO rising edges(11)
              // INTO enable only
    EIMSK = 1;
    sei();
                     // global INT enable
    _delay_1ms(1000);
                    // wait 1 sec
    cli();
                      // disable INT globally
    while(1);
ISR (INTO_vect)
    freq++; }
```

Dr. Alsamman

### External INT Example Simulation IDE



### Simulation IDE: MCU Monitor

- Click on MCU Monitor
- Click on RAM tab
- Scroll to address 0x0200
- Data in little endian format
  - LSB first
  - > 0x00000000000EE03



## Pin Change (PC)

- ❖ 24 PC pins that generate at interrupt when one or more pin(s) toggle
  - Toggle aka change from 1 to 0, or vice-versa
  - PC pin 0:7 are PB0:7
  - PC pin 8:15 are PE0, PJ0:6
    - PJ2:6 not connected on the board
  - PC pin 16:23 are PK0:7
  - PCINT0 interrupt: when any PC pins 7:0 toggle
  - PCINT1 interrupt: when any PC pins 15:8 toggle
  - PCINT2 interrupt: when any PC pins 23:16 toggle
- Registers to control PC:
  - PCMSK0,1,2:
    PC masks register 0,1,2
  - > PCICR: PC interrupt control reg
  - PCIFR: PC interrupt flags reg

#### **PCICR**



- PCIE2: PC interrupt enable 2
  - > 0 = PC interrupt 2 disabled
  - > 1 = PC interrupt 2 enabled (detects change on enabled PC pins 23:16)
- PCIE1: PC interrupt enable 1
  - > 0 = PC interrupt 1 disabled
  - > 1 = PC interrupt 1 enabled (detects change on enabled PC pins 15:8)
- ❖ PCIE0: PC interrupt enable 0
  - > 0 = PC interrupt 1 disabled
  - > 1 = PC interrupt 1 enabled (detects change on enabled PC pins 7:0)

#### **PCIFR**



- PCIF2: Pin change interrupt flag 2
  - > 0 = No change on PC pins 23:16.
  - 1 = At least one change on PC pins 23:16.
- PCIF1: Pin change interrupt flag 1
  - > 0 = No change on PC pins 15:8.
  - > 1 = At least one change on PC pins 15:8.
- ❖ PCIF0: Pin change interrupt flag 0
  - > 0 = No change on PC pins 23:16.
  - 1 = At least one change on PC pins 7:0.

### PCMSK0,1,2



- ❖ PCINTn: Pin change enable mask (n = 23...0)
  - 0 = Disable interrupt on PC pin n
  - 1 = Enable interrupt on PC pin n (Must be set with PCICR)

28

### PC Example

- Measure the frequency of a square signal using the PCINT.
- Solution:
  - Connect signal to PB0 (PC pin0)
  - > Setup: PORTB, PCMSK0, PCINT0, PCICR
  - Create a 1 sec delay in OC3.
  - Count the number of toggles
  - > Freq = number of toggles /2

```
#include <avr\io.h>
#include <util\delay.h>
#include <avr\interrupt.h>
long int edges=0, freq;
void main (void)
   DDRB &= !(0x01);
                              // configure PB0 (PC pin0) for input
   PCICR = 1; // PCINTO enable for PC pins 0:7
   PCMSK0 = 1;  // PC pin0 interrupt enable
   sei();
               // enable interrupt globally
   _delayby_1ms(1000); // wait for 1 second
   cli();
                  // disable interrupts
   freq = cnt/2;
   while(1);
ISR (PCINTO_vect)
   edges++;
```

Dr. Alsamman

## Timer Example: Measure Frequency (non-ICP)

- Measure frequency of an unknown square signal connected to the T1 pin, assume 16 MHz IO clock. Don't use the ICP.
- Solution:
  - Set signal T1 as source for Timer 1
  - > Set Timer 3 to count delay for 1sec, using CPU cock source
  - Count T1 clock cycles in Timer 1 to get frequency

```
#include <avr\io.h>
#include <util\delay.h>
#include <avr\interrupt.h>
unsigned char tovCnt;
unsigned long freq;

ISR (TIMER1_OVF_vect)
{
   tovCnt++;
}
```

```
void main (void)
   tovCnt = 0;
   DDRD &= ~0x40; // configure T1 for input
   TCCR1A = 0; // configure Timer 1 to normal mode, no output
   TCCR1B = 0; // stop Timer 1
   TCNT1=0
   TIFR1 = 1; // clear TOV1 flag
   TIMSK1 = ; // enable TOV1 interrupt
   TCCR1B = 0x07; // enable Timer 1 to count using T1 input as clock source
              // enable interrupt globally
   sei();
   _delayby_1ms(1000); // wait for 1 second
   TCCR1B = 0; // stop Timer 1
   freq = (long)tovCnt * 65536 + (long)TCNT1;
   while(1);
```

### Example: External INT Interrupt

- Measure the duty cycle of a square signal connected to external INT pins.
- Solution
  - Connect signal to external INT0 and INT1
  - ➤ INTO for rising edges (er), INT1 for falling edges (ef):
    - Detect 3 edges: 2 rising edges (period), 1 falling edge
    - Duty = (ON time)/period = (ef1 er0)/(er2 er0)
  - Configure INT0, INT1
    - DDRD = 3 (INT0:1: PD0:1)
    - EICRA = 0b00001011 (INT1: falling edges (10), INT0: detect rising edges (11))
    - EIMSK = 3 (INT0:1 enable)

```
#include <avr\io.h>
#include <avr\interrupt.h>
unsigned char tovCnt;
unsigned long int er0=0,er2=0,ef1=0;
int main (void)
    DDRD &= \sim (0x03); // PD0:1 Ext INT0:1 input
    EICRA = 0b00001011; // INTO rising edges(11), INT1 falling (10)
                 // INTO enable only
    EIMSK = 1;
    sei();
                            // global INT enable
    while(1);
ISR((INTO_vect)
     EIMSK = 2;
                            //enable INT1 only
```

Dr. Alsamman

36

### PC Example 2

- Measure the frequency of a square signal using the PCINT. Use another signal to create a delay.
- Solution:
  - Connect input signal to PB0 (PC pin0)
  - Setup: PORTB, PCMSK0, PCINT0, PCICR
  - Connect a 0.5 Hz signal to PE0 to simulate a 2sec delay.
    - Period = 2s: rises in 1sec, falls in 1 sec
  - Count the number of toggles
  - Calculate frequency every edge
    - Freq = number of toggles

```
#include <avr\io.h>
#include <avr\interrupt.h>
long int edges=0,freq;
int main (void)
   DDRB &= 0xFE; // configure PB0 (PC pin0) for input
    PCICR = 3; // enable PCINTO for PC pins 0:7, PCINT1 for pins 8:15
    PCMSK0 = 1;  // PC pin0 interrupt enable
    PCMSK1 = 1; // PC pin8 interrupt
    sei();
   while(1);
ISR (PCINTO_vect)
   edges++;
ISR (PCINT1_vect)
   freq = edges;
   edges= 0;
```

Dr. Alsamman